## Ministry of Higher Education Kafrelsheikh University Faculty of Engineering Electrical Engineering Department /2<sup>nd</sup> year / Academic year (2020-2021) Subject: Electronic Engineering Examiner: Dr. Amira El Attar Time: 3 hours Full mark: 70 Marks Question (1): (40 marks) Put $(\sqrt{})$ or $(\times)$ and explain the reason for both cases then correct the false one: 1- For the voltage divider biasing circuit shown, the value of the base voltage with respect to ground equal 2.04 V. 2- The load line shown below explains many points of amplifier's operation, the type of power amplifier in point (4) is Class A. - 3- The voltage follower is a special case of a noninverting amplifier configuration as it has the same impedance formula but with B=1. - 4- The connection of three op-amp stages shown below used to provide outputs that are 10, 20, and 50 times larger than the input, as a feedback resistor $R_f = 500 \text{ k}\Omega$ . 5- The following waveform describes the output voltage of the ideal op-amp shown below. - 6- For a given value of open-loop differential gain, a higher common-mode gain result in a lower CMRR. - 7- The output voltage for the circuit shown below equal 35 mV. 8- The waveforms given in Figure (1) are observed at the indicated points in Figure (2). Assume the maximum output levels of the comparator are $\pm$ 10 . ## Choose the correct answer: - 1- For the Emitter Feedback Bias circuit, if the collector current tries to increase, the base voltage ..... - (a) Increase (b) Decrease - (c) Not affected - 2- The ac load line for a specific circuit is shown below, the actual Q point for this amplifier is closer to......, therefor the maximum output current swing equal ..... - (a) Saturation, 35mA - (b) Cutoff, 35mA - (c) Cutoff, 9.8 mA - 3- The maximum ac output power of the amplifier shown below equal ...... (a) 12.5 W (b) 7.96 W - 4- The output voltage of an op-amp is 45.8 mV for input voltages of $V_{ii}$ = 150 $\mu V$ $V_{i2} = 140 \mu V$ . The amplifier has a differential gain of $A_d = 4000$ , the value of CMRR is..... - a) 1000 b) 100 c) 105 | a) Class A | b) Class B | c) Class C | |---------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------| | 6- The closed-loop critical frequenc | , , | -amp is its open loo | | a) higher than | b) smaller than | c) equal | | | ate of change of the output volt<br>lefined as the slew rate of an op | age in response to a | | a) Step | b) Square | c) Ramp | | | | | | 8- When the open-<br>bandwidth is | | luced by negative feedback, th | | bandwidth is | | luced by negative feedback, th | | bandwidth is a) Increased 9- A certain op-am dB, 32 dB, and 2 as follows: fc <sub>1</sub> = | b) Decreased p has three internal amplifier s 0 dB. Each stage also has a cri | stages with midrange gains of 4<br>tical frequency associated with<br>= 150 kHz. The total phase shi | | bandwidth is a) Increased 9- A certain op-am dB, 32 dB, and 2 as follows: fc <sub>1</sub> = through the amp | b) Decreased p has three internal amplifier s 0 dB. Each stage also has a cri 2 kHz, fc <sub>2</sub> = 40 kHz, and fc <sub>3</sub> = | c) not affected stages with midrange gains of 4 tical frequency associated with = 150 kHz. The total phase shi | | bandwidth is a) Increased 9- A certain op-am dB, 32 dB, and 2 as follows: fc <sub>1</sub> = through the amp a) -40.8 ° | b) Decreased p has three internal amplifier s 0 dB. Each stage also has a cri 2 kHz, fc <sub>2</sub> = 40 kHz, and fc <sub>3</sub> = lifier is, when the si b) -48.6 ° | c) not affected stages with midrange gains of 4 tical frequency associated with = 150 kHz. The total phase shi gnal frequency is 2 kHz. | Best wishes Dr. Amira El Attar