Kafrelsheikh University Faculty of Engineering Electrical Engineering Department Final Exam, 2018 -2019 Subject: Microprocessor and Application. Year: 3th Electronics and Electrical Communication Academic Number: ECS3139 Date: 6 / 1 / 2019 Time: 3 Hours. Full Mark: 90, 2 pages ## This exam measures ILOs no: a3, a4, a8, a13, a14, b4, b5 b6, b13, c3, c6, c14, d1, d4 ## Question #1: Answer briefly on the following questions [20 Marks] - 1. List and briefly define the main structural components of a computer. - 2. What is the difference between RISC and CISC? Give example for each one, draw the architecture for each one. - 3. Distinguish Von-Neumann Architecture with a simple drawing. - 4. What is the advantages and disadvantages of serial communication? - 5. What do you know about the frame in serial communication? | Question #2: Cho | oose the correct ar | swer: [20 Marks | 1 | | |-------------------------------------------|----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------------------------------| | | in data and instruc | Commence of the th | | | | a. True | | \$# .09 bso.1 | | | | | | | | | | 2- The fetch-decoderive and store a. True | d in memory. | | | read from the hard | | 3- The memory un | nit that communica | tes directly with th | ne CPU is called | the | | a. main memor | y b. secondary | memory c. sha | red memory | d. auxiliary memory. | | a. Same memory | ann System uses<br>y for data and storag<br>e memory, data mem | e | | ory for program and data<br>d. None of these | | 5- Floating Point | representation cons | sists of | | | | a. Mantissa | b. Exponent | c. Both A | and B. | d. Neither A and B. | | 6- IEEE double p | recision of floating | point representati | on has Bit | S | | a. 32 | | | None of above | | | a. 1 | ipelining should be<br>b. 2 c. 3<br>the processor which | d. | 4 | ons | | a. Memory | b. Motherboard | c. Contro | l Unit. d. Arith | metic and logic unit | | | er which is capable<br>binary numbers is c | | ithmetic, logical | and data manipulation | | a. CU | b. ALU | c. I/O unit | d. pro | cessing unit | | 10- The 2's compl | lement of 15 is | | | | | a 0000 | b 0001 | c 0010 | d 010 | 00 | ## Question #3: Answer by explanations the following questions: - 1- Show the IEEE 754 binary representation for: (-75.4) in Single Precision. [5 marks] - 2- If $x = 1100\ 0110\ 1101\ 1000\ 0000\ 0000\ 0000\ 0000\ (binary)$ and | Are single-precision floating-<br>work: a) x + y<br>3- Multiply 4-bit 2's complement | b) x * y<br>nt integers, 0110 × 1100, using<br>Show the steps of computation<br>eps for 4-bit binary division o | e following op<br>g the Booth alg<br>n. | [8 marks]<br>orithm multiplication<br>[6 marks]<br>mbers 1000/0101 (i.e. | |-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|--------------------------------------------------------------------------| | Question #4: Discuss with i<br>1- What is the advantages and<br>2- The components the Control | d disadvantages of Harvard a | | | | Question #5: Pipeline [10 Consider the following sequer processor | | | ipelined 5-stage RISC | | Identify all the data depende | Subtract R7, R5, R6 encies in the above instruction | | For each dependency | | indicate the two instructions a | encies in the above instruction and the register that causes the | on sequence. In dependency | | | indicate the two instructions a | encies in the above instruction and the register that causes the | on sequence. In dependency | | | indicate the two instructions a | encies in the above instruction and the register that causes the | on sequence. In dependency | | | indicate the two instructions a | encies in the above instruction and the register that causes the | on sequence. In de dependency | | | indicate the two instructions a | encies in the above instruction and the register that causes the | on sequence. In the dependency | | | indicate the two instructions a | encies in the above instruction and the register that causes the state of the register that causes the state of the register that causes the state of the register that causes the state of the register that causes the state of the register that causes the state of the register that causes the register that causes the register that the register that causes the register that the register that the register that causes the register that re | on sequence. In dependency | **** | | indicate the two instructions a | encies in the above instruction and the register that causes the state of the register that causes the state of the register that causes the state of the register that causes the register that causes the register that causes the register that the register that causes the register that causes the register that regis | on sequence. In dependency | | | indicate the two instructions a | encies in the above instruction and the register that causes than the register than the register than the register than the register than the register that the register than re | on sequence. In dependency | | | indicate the two instructions a | encies in the above instruction and the register that causes than the register than the register than the register than the register than the register that the register than re | on sequence. In dependency | |